CDC516DGGR

Texas Instruments CDC516DGGR

Part Number:
CDC516DGGR
Manufacturer:
Texas Instruments
Ventron No:
5203588-CDC516DGGR
Description:
3.3-V phase lock loop clock driver with 3-state outputs
ECAD Model:
Datasheet:
cdc516

Quick Request Quote

Please send RFQ , We will respond immediately.

Part Number
Quantity
Company
E-mail
Phone
Comments
Specifications
Texas Instruments CDC516DGGR technical specifications, attributes, parameters and parts with similar specifications to Texas Instruments CDC516DGGR.
  • Function
    Zero-delay
  • Additive RMS jitter (typ) (fs)
    200
  • Output frequency (max) (MHz)
    125
  • Number of outputs
    16
  • Output supply voltage (V)
    3.3
  • Core supply voltage (V)
    3.3
  • Output skew (ps)
    200
  • Operating temperature range (°C)
    0 to 70
  • Rating
    Catalog
  • Output type
    TTL
  • Input type
    TTL
Description

The CDC516 is a high-performance, low-skew, low-jitter, phase-lock loop clock driver. It uses a phase-lock loop (PLL) to precisely align, in both frequency and phase, the feedback output (FBOUT) to the clock (CLK) input signal. It is specifically designed for use with synchronous DRAMs. The CDC516 operates at 3.3-V VCC and is designed to drive up to five clock loads per output.

Four banks of four outputs provide 16 low-skew, low-jitter copies of the input clock. Output signal duty cycles are adjusted to 50 percent, independent of the duty cycle at the input clock. Each bank of outputs can be enabled or disabled separately via the 1G, 2G, 3G, and 4G control inputs. When the G inputs are high, the outputs switch in phase and frequency with CLK; when the G inputs are low, the outputs are disabled to the logic-low state.

Unlike many products containing PLLs, the CDC516 does not require external RC networks. The loop filter for the PLL is included on-chip, minimizing component count, board space, and cost.

Because it is based on PLL circuitry, the CDC516 requires a stabilization time to achieve phase lock of the feedback signal to the reference signal. This stabilization time is required following power up and application of a fixed-frequency, fixed-phase signal at CLK, as well as following any changes to the PLL reference or feedback signals. The PLL may be bypassed for test purposes by strapping AVCC to ground.

The CDC516 is characterized for operation from 0°C to 70°C.

CDC516DGGR More Descriptions
3.3-V phase lock loop clock driver with 3-state outputs 48-TSSOP 0 to 70
PLL Clock Driver Single 25MHz to 125MHz 48-Pin TSSOP T/R
Power Factor Correction - PFC HiPwr PFC Controller 425 W peak power
Clock Generator 1Clock Inputs 48-Pin TSSOP T/R
LVTTL PLL Clock Driver 48-TFSOP (0.240 6.10mm Width) CDC516 clock generator ic 3.6V 125MHz 20muA 12.5mm
Ic, Pll Clock Driver, 125Mhz, Tssop-48, Full Reel
Clocking Circuits 3.3VPhase Lock Loop ClockDrvr
IC 3.3V PLL CLK DRVR 3ST 48TSSOP
CDC516 3.3V PHASE LOCK LOOP CLOC
Certification
  • ISO 9001
  • ISO 13485
  • ISO 45001
  • ASA
  • ESD
  • DUNS
  • SMTA
  • ROHS

Latest News

  • cost

    Help you to save your cost and time.

  • package

    Reliable package for your goods.

  • fast

    Fast Reliable Delivery to save time.

  • service

    Quality premium after-sale service.