CD54AC163F3A

Texas Instruments CD54AC163F3A

Part Number:
CD54AC163F3A
Manufacturer:
Texas Instruments
Ventron No:
6370539-CD54AC163F3A
Description:
Synchronous Presettable Binary Counters with Synchronous Reset
ECAD Model:
Datasheet:
cd54ac163

Quick Request Quote

Please send RFQ , We will respond immediately.

Part Number
Quantity
Company
E-mail
Phone
Comments
Specifications
Texas Instruments CD54AC163F3A technical specifications, attributes, parameters and parts with similar specifications to Texas Instruments CD54AC163F3A.
  • Function
    Counter
  • Bits (#)
    4
  • Technology family
    AC
  • Supply voltage (min) (V)
    1.5
  • Supply voltage (max) (V)
    5.5
  • Input type
    Standard CMOS
  • Output type
    Push-Pull
  • Features
    Balanced outputs
  • Operating temperature range (°C)
    -55 to 125
  • Rating
    Military
Description

The ’AC163 devices are 4-bit binary counters. These synchronous, presettable counters feature an internal carry look-ahead for application in high-speed counting designs. Synchronous operation is provided by having all flip-flops clocked simultaneously so that the outputs change, coincident with each other, when instructed by the count-enable (ENP, ENT) inputs and internal gating. This mode of operation eliminates the output counting spikes normally associated with synchronous (ripple-clock) counters. A buffered clock (CLK) input triggers the four flip-flops on the rising (positive-going) edge of the clock waveform.

The counters are fully programmable; that is, they can be preset to any number between 0 and 9 or 15. Presetting is synchronous; therefore, setting up a low level at the load input disables the counter and causes the outputs to agree with the setup data after the next clock pulse, regardless of the levels of the enable inputs.

The clear function is synchronous. A low level at the clear (CLR)\ input sets all four of the flip-flop outputs low after the next low-to-high transition of CLK, regardless of the levels of the enable inputs. This synchronous clear allows the count length to be modified easily by decoding the Q outputs for the maximum count desired. The active-low output of the gate used for decoding is connected to CLR\ to synchronously clear the counter to 0000 (LLLL).

The carry look-ahead circuitry provides for cascading counters for n-bit synchronous applications without additional gating. ENP, ENT, and a ripple-carry output (RCO) are instrumental in accomplishing this function. Both ENP and ENT must be high to count, and ENT is fed forward to enable RCO. Enabling RCO produces a high-level pulse while the count is maximum (9 or 15 with QA high). This high-level overflow ripple-carry pulse can be used to enable successive cascaded stages. Transitions at ENP or ENT are allowed, regardless of the level of CLK.

These devices feature a fully independent clock circuit. Changes at control inputs (ENP, ENT, or LOAD\) that modify the operating mode have no effect on the contents of the counter until clocking occurs. The function of the counter (whether enabled, disabled, loading, or counting) is dictated solely by the conditions meeting the stable setup and hold times.

CD54AC163F3A More Descriptions
Synchronous Presettable Binary Counters with Synchronous eset 16-CDIP -55 to 125
Counter Single 4-Bit Sync Binary UP 16-Pin CDIP Tube
Synchronous Presettable Binary Counters with Synchronous Reset
Certification
  • ISO 9001
  • ISO 13485
  • ISO 45001
  • ASA
  • ESD
  • DUNS
  • SMTA
  • ROHS

Latest News

  • cost

    Help you to save your cost and time.

  • package

    Reliable package for your goods.

  • fast

    Fast Reliable Delivery to save time.

  • service

    Quality premium after-sale service.