MT9HVF6472PKY-53EB1

Micron Technology Inc. MT9HVF6472PKY-53EB1

Part Number:
MT9HVF6472PKY-53EB1
Manufacturer:
Micron Technology Inc.
Ventron No:
3322844-MT9HVF6472PKY-53EB1
Description:
MOD DDR2 SDRAM 512MB 244MRDIMM
ECAD Model:
Datasheet:
MT9HVF6472(P)K, 12872(P)K

Quick Request Quote

Please send RFQ , We will respond immediately.

Part Number
Quantity
Company
E-mail
Phone
Comments
Specifications
Micron Technology Inc. MT9HVF6472PKY-53EB1 technical specifications, attributes, parameters and parts with similar specifications to Micron Technology Inc. MT9HVF6472PKY-53EB1.
  • Package / Case
    244-MiniRDIMM
  • Number of Pins
    244
  • Packaging
    Bulk
  • Published
    2005
  • Part Status
    Obsolete
  • Moisture Sensitivity Level (MSL)
    1 (Unlimited)
  • Memory Size
    512MB
  • Speed
    533MT/s
  • Memory Type
    DDR2 SDRAM
  • Height
    18mm
  • RoHS Status
    ROHS3 Compliant
  • Lead Free
    Lead Free
Description
Images are for reference only.See Product Specifications for product details.If you are interested to buy MT9HVF6472PKY-53EB1.
MT9HVF6472PKY-53EB1 More Descriptions
Mod DDR2 Sdram 512MB 244MRDIMM
MODULE DDR2 512MB 244-DIMM
The MT9HVF3272(P)K, MT9HVF6472(P)K, and MT9HVF12872(P)K DDR2 SDRAM mod-ules are high-speed, CMOS, dynamic random-access 256MB, 512MB, and 1GB memory modules organized in x72 configuration. DDR2 SDRAM modules use internally con fig-ured quad-bank DDR2 SDRAM devices. DDR2 SDRAM modules use double data rate architecture to achieve high-speed opera-tion. The double data rate architecture is essentially a 4 n-pref etch architecture with an interface designed to transfer two data words per clock cycle at the I/O pins. A single read or write access for the DDR2 SDRAM module effectively consists of a single 4n-bit-wide, one-clock-cycle data transfer at the internal DRAM core and four corresponding n-bit-wide, one-half-clock-cycle data transfers at the I/O pins. A bidirectional data strobe (DQS, DQS#) is transmitted externally, along with data, for use in data capture at the receiver. DQS is a strobe transmitted by the DDR2 SDRAM device during READs and by the memory controller during Writ Es. DQS is edge-aligned with data for READs and center-aligned with data for Writ Es. DDR2 SDRAM modules operate from a differential clock (CK and CK#); the crossing of CK going HIGH and CK# going LOW will be referred to as the positive edge of CK. Commands (address and control signals) are registered at every positive edge of CK. Input data is registered on both edges of DQS, and output data is referenced to both edges of DQS, as well as to both edges of CK. Read and write accesses to DDR2 SDRAM modules are burst-oriented; accesses start at a selected location and continue for a programmed number of locations in a programmed sequence. Accesses begin with the registration of an ACTIVE command, which is then followed by a READ or WRITE command. The address bits registered coincident with the ACTIVE command are used to select the device bank and row to be accessed. The address bits registered coincident with the READ or WRITE command are used to select the device bank and the starting column location for the burst access. DDR2 SDRAM modules provide for programmable read or write burst lengths of four or eight locations. DDR2 SDRAM devices support interrupting a burst read of eight with another read, or a burst write of eight with another write. An auto precharge function may be enabled to provide a self-timed row precharge that is initiated at the end of the burst access. The pipelined, multi bank architecture of DDR2 SDRAM devices allows for concurrent operation, thereby providing high, effective bandwidth by hiding row precharge and activation time. A self refresh mode is provided, along with a power-saving power-down mode. All inputs are compatible with the JEDEC standard for SSTL_18. All full drive-strength outputs are SSTL_18-compatible. PLL and Register Operation DDR2 SDRAM modules operate in registered mode, where the command/address input signals are latched in the registers on the rising clock edge and sent to the DDR2 SDRAM devices on the following rising clock edge (data access is delayed by one clock cycle). A phase-lock loop (PLL) on the module receives and re drives the differential clock signals (CK, CK#) to the DDR2 SDRAM devices. The registers and PLL minimize system and clock loading. Registered mode will add one clock cycle to CL. PDF: 09005aef81c9620b/Source: 09005aef81c961ec Micron Technology, Inc. reserves the right to change products or specifications without notice.HVF9C32_64_128x72K_2.fm - Rev. B 11/05 EN 12 (C)2004, 2005 Micron Technology, Inc. All rights reserved. 256MB, 512MB, 1GB: (x72, SR) 244-Pin DDR2 VLP Reg. MiniDIMMSerial Presence-Detect Operation Serial Presence-Detect Operation DDR2 SDRAM modules incorporate serial presence-detect (SPD). The SPD function is implemented using a 2,048-bit EEPROM. This nonvolatile storage device contains 256 bytes. The first 128 bytes can be programmed by Micron to identify the module type and various SDRAM organizations and timing parameters. The remaining 128 bytes of storage are available for use by the customer. System READ/WRITE operations between the master (system logic) and the slave EEPROM device occur via a standard I2C bus using the Dim M's SCL (clock) and SDA (data) signals, together with SA (2:0), which provide eight unique DIMM/EEPROM addresses. Write protect (WP) is tied to ground on the module, permanently disabling hardware write protect.
Product Comparison
The three parts on the right have similar specifications to MT9HVF6472PKY-53EB1.
  • Image
    Part Number
    Manufacturer
    Package / Case
    Number of Pins
    Packaging
    Published
    Part Status
    Moisture Sensitivity Level (MSL)
    Memory Size
    Speed
    Memory Type
    Height
    RoHS Status
    Lead Free
    Factory Lead Time
    Max Operating Temperature
    Min Operating Temperature
    Operating Supply Voltage
    Data Bus Width
    Max Frequency
    Radiation Hardening
    Surface Mount
    JESD-609 Code
    Pbfree Code
    Number of Terminations
    Terminal Finish
    Subcategory
    Technology
    Terminal Position
    Terminal Form
    Peak Reflow Temperature (Cel)
    Supply Voltage
    Terminal Pitch
    Time@Peak Reflow Temperature-Max (s)
    Qualification Status
    Operating Temperature (Max)
    Power Supplies
    Temperature Grade
    Clock Frequency
    Supply Current-Max
    Organization
    Output Characteristics
    Memory Width
    Memory Density
    I/O Type
    Refresh Cycles
    View Compare
  • MT9HVF6472PKY-53EB1
    MT9HVF6472PKY-53EB1
    244-MiniRDIMM
    244
    Bulk
    2005
    Obsolete
    1 (Unlimited)
    512MB
    533MT/s
    DDR2 SDRAM
    18mm
    ROHS3 Compliant
    Lead Free
    -
    -
    -
    -
    -
    -
    -
    -
    -
    -
    -
    -
    -
    -
    -
    -
    -
    -
    -
    -
    -
    -
    -
    -
    -
    -
    -
    -
    -
    -
    -
    -
    -
  • MT9HVF12872PKZ-80EM1
    244-MiniRDIMM
    244
    Bulk
    2014
    Obsolete
    3 (168 Hours)
    1GB
    800MT/s
    DDR2 SDRAM
    -
    ROHS3 Compliant
    -
    8 Weeks
    70°C
    0°C
    1.8V
    72b
    400MHz
    No
    -
    -
    -
    -
    -
    -
    -
    -
    -
    -
    -
    -
    -
    -
    -
    -
    -
    -
    -
    -
    -
    -
    -
    -
    -
  • MT9HTF12872FZ-80EH1D6
    240-FBDIMM
    240
    -
    2010
    Obsolete
    3 (168 Hours)
    1GB
    800MT/s
    DDR2 SDRAM
    -
    ROHS3 Compliant
    -
    -
    -
    -
    -
    -
    -
    -
    -
    -
    -
    -
    -
    -
    -
    -
    -
    -
    -
    -
    -
    -
    -
    -
    -
    -
    -
    -
    -
    -
    -
    -
    -
  • MT9HTF12872PKY-40EA2
    244-MiniRDIMM
    244
    Bulk
    2002
    Discontinued
    1 (Unlimited)
    1GB
    400MT/s
    DDR2 SDRAM
    30mm
    ROHS3 Compliant
    Lead Free
    -
    -
    -
    -
    -
    -
    -
    NO
    e3
    yes
    244
    Matte Tin (Sn)
    DRAMs
    CMOS
    DUAL
    NO LEAD
    260
    1.8V
    0.6mm
    30
    Not Qualified
    70°C
    1.8V
    COMMERCIAL
    200MHz
    2.34mA
    128MX72
    3-STATE
    72
    9663676416 bit
    COMMON
    8192
Certification
  • ISO 9001
  • ISO 13485
  • ISO 45001
  • ASA
  • ESD
  • DUNS
  • SMTA
  • ROHS

Latest News

  • 27 December 2023

    Applications and Usage of IR2011STRPBF Isolated Gate Driver

    Ⅰ. What is a gate driver?Ⅱ. Introduction to IR2011STRPBFⅢ. Dimensions and package of IR2011STRPBFⅣ. Technical parameters of IR2011STRPBFⅤ. Who produces the IR2011STRPBF?Ⅵ. Absolute maximum ratings of IR2011STRPBFⅦ. Where...
  • 28 December 2023

    TMS320F28335PGFA Microcontroller: Where and How to Use It?

    Ⅰ. TMS320F28335PGFA descriptionⅡ. Characteristics of TMS320F28335PGFAⅢ. Specifications and performance indicators of TMS320F28335PGFAⅣ. Programming method of TMS320F28335PGFAⅤ. TMS320F28335PGFA priceⅥ. How to use TMS320F28335PGFA?Ⅶ. Where is TMS320F28335PGFA used?Ⅷ. What are...
  • 28 December 2023

    74HC573 Transparent Latch Functions, Working Principle, Usage and Application

    Ⅰ. What is a latch?Ⅱ. Overview of 74HC573Ⅲ. Pin configuration of 74HC573 latchⅣ. Functions of 74HC573 latchⅤ. How does 74HC573 latch work?Ⅵ. How to use 74HC573 latch?Ⅶ. Practical...
  • 29 December 2023

    An Introduction to HEF4093BP CMOS NAND Schmitt Trigger

    Ⅰ. What is HEF4093BP?Ⅱ. Symbol, footprint and 3D model of HEF4093BPⅢ. The specifications of HEF4093BPⅣ. Limiting values of HEF4093BPⅤ. How does HEF4093BP work?Ⅵ. HEF4093BP's market trendⅦ. Where is...
  • cost

    Help you to save your cost and time.

  • package

    Reliable package for your goods.

  • fast

    Fast Reliable Delivery to save time.

  • service

    Quality premium after-sale service.